### Introduction

- > The 80386 family of microprocessors of Intel Corporation is the first 32 bit version of the 8086 family-a switch from 16 bit to 32
- 80386 has upward compatibility with 8086,8088,80286 etc A
- The 80386 was launched in October 1985, but full-function chips were first delivered in the third quarter of 1986
- Memory management section of 80386 supports the virtual memory, paging and four levels of protection.

### Versions of 80386

80386DX – the full version

The first member in 80386 family

this CPU could work with 16-bit and 32-bit external buses.

Comprises of both 32-bit internal registers and 32-bit external bus.

80386SX –the reduced bus version

low cost version of the 80386.

This processor had 16 bit external data bus and 24-bit external address bus.

## Features of 80386DX

- >The 80386DX is a 32-bit processor that supports 8-bit/16bit/32-bit data operands.
- ➤The /instruction set is upward compatible with all its predecessors.
- ➤With its 32-bit address bus, it can address up to 4Gbytes of physical memory. The physical memory is organized in terms of segments of 4 Gbytes size at maximum.
- The 80386 CPU supports 16K (16384) number of segments and thus the total virtual memory space is 4Gbytes×16K=64 terrabytes.
- enables it to organize the available physical memory into pages of size 4Kbytes each, under the segmented The concept of paging is introduced in 80386 that memory.

## Features of 80386DX

- The 80386 can be supported by 80387 for mathematical data processing.
- ➤The 80386DX supports 8 debug registers, for hardware debugging and control.
- >The 80386DX has an on chip address translation cache.
- > Another version 803865X has identical architecture but 16-bit data and 24-bit address bus.
- The 80386DX is available in 132-pin grid array package and has 20MHz and 33MHz versions.

# Architecture of 80386 microprocessor



80386 Architecture

# Architecture of 80386 microprocessor

The Internal Architecture of 80386 is divided into 3 sections.

- Central processing unit
- Prefetcher and prefetch queue
- Instruction decoder
- Control ROM and sequencing
- Execution unit
- Protection unit
- /Bus interface unit
- Memory management unit
- Segmentation unit
- Paging unit



PLA: Programmable Logic Array



- CLK2 The input pin provides the basic system clock timing for the operation of 80386
- D31/D0 These 32 lines act as bidirectional data bus during different access cycles
- A31-A2 ADDRESS BUS outputs physical memory or port I/O addresses.
- BEQ-BE3 These signals are generated by A0 and A1.
- BYTE ENABLES indicate which data bytes of the data bus take part in a enabling these 4 banks. Using these 4 enable signal lines, the CPU may bus cycle. The 32- bit data bus supported by 80386 and the memory system of 80386 can be viewed as a 4- byte wide memory access mechanism. The 4 byte enable lines BEO toBE3, may be used for transfer 1 byte / 2 / 3 / 4 byte of data simultaneously

### Signal Interface

# Byte Enable Outputs (BE0# -- BE3#)

| E2# BE1# | BE0# | Operation             |
|----------|------|-----------------------|
| -        |      | No Operation          |
|          | 0    | Bank0 (8-bit)         |
| 0        |      | Bank1 (8-bit)         |
|          | -    | Bank2 (8-bit)         |
| -        | -    | Bank3 (8-bit)         |
| 0        | 0    | Bank 0,1 (16-bit)     |
| 0        |      | Bank 1,2 (16-bit)     |
|          |      | Bank 2,3 (16-bit)     |
| 0        | 0    | Bank 0,1,2,3 (32-bit) |

- distinguishes write cycles from read cycles. (1=W, 0=R) W/R - WRITE/READ is a bus cycle definition pin that
- distinguishes data cycles, either memory or I/O, from control D/C - DATA/CONTROL is a bus cycle definition pin that cycles which are: interrupt acknowledge, halt, and instruction fetching. (1=D, 0=C)
- distinguishes memory cycles from input/output cycles. (1=M, M/IO - MEMORY I/O is a bus cycle definition pin that (O/I=0)

- the CPU to prevent the other bus masters from gaining the LOCK - BUS LOCK is a bus cycle definition pin that enables control of the system bus.
- definition and address are being driven at the Intel386 DX ADS - ADDRESS STATUS indicates that a valid bus cycle

NA - NEXT ADDRESS is used to request address pipelining.

- previous bus cycle has been terminated and the bus is ready READY – The ready signals indicates to the CPU that the for the next cycle.
- B\$16 (Dynamic data bus sizing) If this pin is initialized with 0, 80386 uses 16-bit data bus and if it is initialized with 1, 80386 uses/32-bit data bus.
- HØLD HOLD REQUEST input allows another bus master to Aguest control of the local bus.
- Intel386 DX has surrendered control of its local bus to another HLDA - HOLD ACKNOWLEDGE output indicates that the bus master.

- BUSY signals a busy condition from a processor extension( co-processor). The busy input signal indicates to the CPU that the coprocessor is busy with the allocated task.
- coprocessor has encountered an error while executing its ERROR - The error input pin indicates to the CPU that the instruction.
- PEREQ PROCESSOR EXTENSION REQUEST. The processor extension request output signal indicates to the CPU to fetch a data word for the coprocessor

- ▶ INTR INTERRUPT REQUEST is a maskable input that signals the Intel386 DX to suspend execution of the current program and execute an interrupt acknowledge function.
- suspend execution of the current program and execute an NMI - a non-maskable input that signals the Intel386 DX to interrupt acknowledge function.
- RESET suspends any operation in progress and places the Atel386 DX in a known reset state.

## PROGRAMMING MODEL

- Register Organization
- General Purpose Registers
- Segment Registers
- Instruction Pointer and Flags
- System Address Registers
- Control Registers
- Debug Registers
- Test Registers.

## General Purpose Registers



### Flags Register

- The Flags Register is a 32-bit register named EFLAGS.
- The defined bits and bit fields within EFLAGS, control certain operations and indicate status of the Intel386 DX.
- The lower 16 bits of EFLAGS contain the 16-bit flag register named FLAGS, which is most useful when executing 8086 and 80286 code



Note: 0 indicates Intel reserved

Flag Register of 80386 (Intel Corp.)

# System Address Registers/Descriptor tables

- There are four new registers in the protected mode model:
- Global Descriptor Table Register(GDTR)
- → Interrupt Descriptor Table Register(IDTR)
- Local Descriptor Table Register(LDTR)
- Jask State Segment Descriptor Register (TR)

CRO

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CRO             | CR1      | CR2                       | CR3                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------|---------------------------|---------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | O TSMPE         |          |                           | 000000000000        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 00000000000     | pesi     | near address              |                     |
| The second secon | 000000000000000 | Not used | Page fault linear address | Page directory base |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>Т</b> Д      |          |                           |                     |

Register CR0 contains a number of special control bits that are defined as follows in the

0386

Selects page table translation of linear addresses into physical addresses when PG = 1. Page table translation allows any linear address to be assigned any physical memory location.

Selects the 80287 coprocessor when ET = 0 or the 80387 coprocessor when ET = 1. This bit was installed because there was no 80387 available when the 80386 first appeared. In most systems, ET is set to indicate that an 80387 is present in the

ET

used to encode instructions for the 80387 coprocessor.) We often use this interrupt to Is set to cause a type 7 interrupt for each ESC instruction. (ESCape instructions are system cost, but it often takes at least 100 times longer to execute the emulated emulate, with software, the function of the coprocessor. Emulation reduces the coprocessor instructions.

Is set to indicate that the arithmetic coprocessor is present in the system.

PE

return to real mode without a hardware reset, which precludes its use in most systems Is set to select the protected mode of operation for the 80386. It may also be cleared to reenter the real mode. This bit can only be set in the 80286. The 80286 could not that use protected mode.

### CR1 and CR2

- CR1: reserved
- CR1 is reserved for use in future Intel processors.
- CR2: Page Fault Linear Address
- holds the 32-bit linear address that caused the last page fault detected.



# CR3: Page Directory Base Address

- CR3 contains the physical base address of the page directory table.
- The Intel386 DX page directory table is always page aligned (4 Kbyte-aligned). Therefore the lowest twelve bits of CR3 are ignored when written and they store as undefined.
- It gives upper 20 bits of the starting address of the page directory



## Debug and Test Registers

- Debug Registers
- 8 debug registers for hardware debugging DR0 DR7
- ▼ DR4, DR5 Intel reserved
- DR0- DR3 store four program controllable breakpoint addresses
- DR6, DR7 hold breakpoint status, breakpoint control information
- Test Registers
- Test control
- Test status registers

### Debug Registers

| DEBUG REGISTERS             |     |
|-----------------------------|-----|
| 31                          | 0   |
| Linear Breakpoint Address 0 | DR  |
| Linear Breakpoint Address 1 | DR, |
| Linear Breakpoint Address 2 | DR2 |
| Linear Breakpoint Address 3 | DR3 |
| Intel Reserved.             | DR  |
| Intel Reserved.             | DRs |
| Breakpoint Status           | DR  |
| Breakpoint Control          | DR, |
|                             |     |

Test Register (for Page Cache)

31

Test Control

Test Status

TR<sub>6</sub>

Debug and Test Registers of 80386 (Intel Corp.)

# Processing modes of 80386

are > The processing modes determine the features that accessible

- \* Real address mode
- Protected mode
- ❖ Virtual 8086 mode



- > Segmentation offers protection to different types of data and code.
- > Descriptor tables
- Global Descriptor Table (GDT)
- Local Descriptor Table (LDT)
- \* Interrupt Descriptor Table (IDT)

#### ➤ Descriptors

\* The 80386 descriptors are 8 byte quantities containing 20 bit segment limit, 32 bit segment address and 16 bits for access rights.

|                                                 | (9                                       | A     |                               |                                 |                   |                        |                |  |
|-------------------------------------------------|------------------------------------------|-------|-------------------------------|---------------------------------|-------------------|------------------------|----------------|--|
| 4                                               | Limit (D <sub>[9</sub> D <sub>16</sub> ) |       | 9                             | 2                               |                   |                        |                |  |
| A2                                              | ė                                        | TYPE  | A16)                          | A <sub>8</sub>                  | A <sub>0</sub> )  | ~                      |                |  |
| <u>:</u>                                        | ij                                       | 7     | 3                             | 145.                            | 4                 | D <sub>8</sub>         | å              |  |
| e (A                                            | Li                                       |       | e &                           | e (                             | se (              | 15:                    | 7::            |  |
| Bas                                             | AVL                                      | S     | Bas                           | Bas                             | Ba                | E C                    | Cimit (D       |  |
| Segment Base (A <sub>31</sub> A <sub>24</sub> ) | 0                                        | 7     | Segment Base (A <sub>23</sub> | Segment Base (A <sub>15</sub> . | Segment Base (A7. | Limit (D <sub>15</sub> | Lim            |  |
| Segr                                            | Q                                        | P. L. | Segr                          | Seg                             | Seg               |                        |                |  |
|                                                 | Ð                                        | Ъ     | -54-1457-154-545              | in Caramaran as sanan           | **********        |                        | Arafatsesenana |  |



SE Base Address of the segment

The length of the segment

Present Bit-1 = Present, 0 = Not Present

DPL Descriptor Privilege Level 0-3

Segment Descriptor-0 = System Descriptor, 1 = Code or Data Segment Descriptor

TYPE Type of Segment

Accessed Bit

Granularity Bit-1 = Segment length is page granular, 0 = Segment length is byte granular

Default Operation Size (recognized in code segment descriptors only)-1 = 32-bit segment, 0 = 16-bit segment

Bit must be zero (0) for compatibility with future processors

Available field for user or OS

Structure of an 80386 Descriptor (Intel Corp.)

- Type Bits
- E, ED/C, RW
- ightharpoonup E = 0 (data or stack) ,
- ■ED = 0 Expand Up (data segment)
- ■ED =1 Expand down (stack Segment)
- -W = 0 read only , 1 may ne written into
- E = 1 (code seg)
- ■C = 1 Conforming
- R = 1 may be read

- > The five types of descriptors that 80386 has are
- Code or data segment descriptors
- System descriptors
- Local descriptors
- TSS (Task State Segment) descriptors
- ❖ GATE descriptors

- > Segmentation scheme may divide the physical memory into variable size segments but the paging divides the memory into fixed size pages.
- > The segments are supposed to be logical segments of the program, but the pages do not have any logical relation with the program.
- > The pages are just the fix size portions of the program module or/data.
- The advantage of the paging scheme is that the complete segment of a task need not be in the physical memory at any time. Only a few pages of the segments, which are required currently for the execution need to be available in the physical

- > Thus, the memory requirement of the task is substantially reduced, relinquishing the available memory for other tasks.
- > Whenever the other pages of the task are required for execution, they may be fetched from the secondary storage.
- > The previous pages which are executed, need not be available in the memory. Hence, the space occupied by them may be relinquished for other tasks.
- > Thus, the paging mechanism provides an effective technique to manage the physical memory for multitasking.

#### > Paging unit

- \* Paging unit converts linear address provided by segmentation unit into physical address.
- \* Paging unit converts the complete map of a task into pages, each of size 4K.
- ❖ /The task is then handled in terms of pages, rather than segments.
- Three components page directory, page table and page itself

- > Page Directory Base Register
- \* The CR3 is used as a page directory base address register, to store starting address of the page directory.
- ➤ Page Directory
- \* This is at most 4Kbytes in size.
- \* Each directory entry is of 4 bytes, thus total of 1024 entries are allowed in a directory.
- \* The upper 10 bits of the linear address are used as an index to the corresponding page directory entry.
- \* The page directory entries point to the page table.

#### > Page Table

- \* Each page table is of 4Kbytes in size and contains maximum of 1024 entries.
- $\clubsuit$  The address bits  $A_{12} A_{21}$  are used to select 1024 page table entries.
- \* The page table entry contains starting address of the page. It is combined with lower 12 bits of the linear address.
- The page tables can be shared between the tasks.

Block diagrammatic representation of complete paging mechanism of 80386



Paging Mechanism of 80386 (Intel Corp.)

# Conversion of linear address to a physical address

